Poll

What is your preferred platform for FPGA Design Flow ?
Windows
54%
Linux
37%
Solaris
1%
Mixed
3%
Other
1%
No preference
4%
Total votes: 3993

SPI Slave

IP Vendor: 
Develeast
IP Code Language: 
VHDL
IP Type: 
Design
IP Category: 
Bus Interface and IO
IP Description: 

KEY FEATURES:
- Design Assurance Level A according to RTCA DO-254/ED-80 (April, 2000)
- Compliant to SPI Standard (Motorola's M68HC11 Reference Manual)
- Automatically detects and adjusts to the bus data rate
- Configurable phase, polarity and word size
- Simple interface to user's logic
- TMR coded for SEU immunity (optional)
- Technology independent (can be synthesized to any FPGA/CPLD vendor)

Facebook  Twitter  Linkedin  Orkut  YouTube      RSS

 

Check out FPGA related videos

Find Us On Facebook