Poll
H.264 CODEC FPGA Core - Micro Footprint

Our FPGA core is highly optimized and 80% SMALLER THAN THE COMPETITION! It is capable of being synthesized in Xilinx FPGAs and supports H.264 variable and fixed bit-rate encoding of video streams. Encodes video data at 1.5 clocks/pixel. Typical clock rate in an Xilinx SPARTAN 6 is 70Mhz. Typical clock rate in a Xilinx Virtex 6 is 140MHz. Multiple cores can be used for processing larger size or higher bandwidth images. Uses FPGA specific DDR 3 controller and microprocessor soft core. Built in Decoder that can decode A2e H.264 encoded streams. In addition, the standard core can be customized, retaining ITAR compliance, to meet unique functional needs.
Features
-Designed for high-speed, high-pixel count CMOS sensors interfacing to medium to high-bandwidth connections
-1.5 clocks/pixel processing rate
-Built in H.264 Decoder that can decode A2e specific H.264 encoded streams
-Fully compatible with the ITU-T H.264 specification
-Supports resolutions up to 4096 x 4096 (can be expanded with additional cores)
-Supports simultaneous encoding of multiple streams of arbitrary sizes and compression ratios
-Generates I and P frames
-Variable Bit Rate (VBR) and Constant Bit Rate (CBR)
-Search range: 80 X 48 pixels, Full, 1/2, 1/4 pixel resolution
-Entropy Encoding: CAVLC
-Support for intra 4 x 4 DC prediction
-Support for Single or Multiple slices via firmware control
-Supports YUV 4:2:0 video input
-Fully synchronous design
-Available as FPGA specific netlist
-Custom versions available
Please contact us at [email protected] for pricing information and any other questions.
Our FPGA core is highly optimized and 80% SMALLER THAN THE COMPETITION! It is capable of being synthesized in Xilinx FPGAs and supports H.264 variable and fixed bit-rate encoding of video streams. Encodes video data at 1.5 clocks/pixel. Typical clock rate in an Xilinx SPARTAN 6 is 70Mhz. Typical clock rate in a Xilinx Virtex 6 is 140MHz. Multiple cores can be used for processing larger size or higher bandwidth images. Uses FPGA specific DDR 3 controller and microprocessor soft core. Built in Decoder that can decode A2e H.264 encoded streams. In addition, the standard core can be customized, retaining ITAR compliance, to meet unique functional needs.
- Will not want to choose the original firm the time you needing cash advance
- Less than perfect credit does not you can not receive a money advance
- Distribute your trusty finances due to visit to repay the student loan
- Est-ce nécessaire près octroyer l'accès fondés légers à manifestes jeux parmi raie
- Pourquoi les jeux selon barre auprès les infimes doivent être retour que